Let’s get started
By clicking ‘Next’, I agree to the Terms of Service
and Privacy Policy, and consent to receive emails from Rise
Jobs / Job page
Principal Digital Design Engineer image - Rise Careers
Job details

Principal Digital Design Engineer

Hybrid requiring 3 days a week onsite in the office

Reports To: Head of Engineering

About Us
PowerLattice is a well-funded semiconductor start-up company backed by well-known large Silicon Valley VCs. The company is working on the industry’s groundbreaking chiplet solution for a fundamental shift in how high-performance chips get powered, paving the way for the next generation of AI and advanced computing.

About the Role
We are seeking a highly skilled and hands-on Principal Digital Design Engineer to drive the microarchitecture, design, and implementation of complex digital systems and SoC components. This role combines deep technical contribution with team leadership, requiring active involvement from microarchitecture definition through RTL development and into back-end implementation and silicon bring-up.


Key Responsibilities

  • Architecture & Hands-On Design

  • Define microarchitecture for complex digital blocks and subsystems

  • Actively contribute to RTL development for key components

  • Drive design tradeoffs across performance, power, area (PPA), and testability

  • RTL Development & Integration

  • Write, review, and integrate high-quality RTL

  • Lead block- and chip-level integration, resolving interface and system issues

  • Ensure designs are clean for lint, CDC/RDC, and synthesis

  • Back-End & Implementation Ownership

  • Ensure RTL is optimized for synthesis, timing, and physical design

  • Work on scan insertion, test architecture, and coverage closure

  • Perform, review and debug logic equivalence checking (LEC) results between RTL and netlists

  • Define and validate timing constraints (SDC) and complete timing closure

  • Drive and implement timing and functional ECOs as needed

  • Design Quality & Signoff

  • Drive signoff readiness including lint, CDC/RDC, synthesis, LEC, and timing checks

  • Ensure designs meet functional, timing, power, and test requirements

  • Support silicon bring-up, debug, and root-cause analysis

  • Cross-Functional Collaboration

  • Work closely with verification, physical design, DFT, and firmware teams

  • Align design decisions with verification plans and implementation
    Constraints

  • Act as the technical bridge between front-end and back-end teams

Qualifications

This is a Hybrid role requiring 3 days a week onsite at our HQ’s in Vancouver, WA (Greater Portland Area) or Chandler, AZ. While we are primarily seeking candidates in HQ-Vancouer and Chandler, remote flexibility may be considered for exceptional candidates in Silicon Valley, CA.

  • Bachelor's or master's degree in electrical engineering, Computer Engineering, or related field

  • 10+ years of experience in digital design with significant hands-on RTL development

  • Proven track record of delivering complex SoC or subsystem designs to tapeout

  • Strong expertise in:

    • RTL design and microarchitecture

    • SoC integration and standard interfaces

  • Hands-on experience with back-end flows, including:

    • Scan insertion and DFT (scan, MBIST, test coverage)

    • Logic equivalence checking (LEC)

    • Static timing analysis (STA) and timing closure

    • Timing constraint development and debug (SDC)

  • Solid understanding of:

    • Clocking, resets, CDC/RDC, and low-power design

    • Synthesis and physical design implications

  • Experience with industry-standard EDA tools (Synopsys, Cadence)

  • Experience with low-power methodologies (UPF/CPF)

  • Strong debugging and problem-solving skills

Preferred Qualifications

  • Familiarity with advanced technology nodes and implementation challenges

  • Experience with formal verification techniques

  • Experience with silicon bring-up and post-silicon debug

Compensation & Benefits

  • Competitive salary

  • Stock option grant

  • Comprehensive benefits package including health, dental, vision, and 401(k)


Average salary estimate

$215000 / YEARLY (est.)
min
max
$170000K
$260000K

If an employer mentions a salary or salary range on their job, we display it as an "Employer Estimate". If a job has no salary data, Rise displays an estimate if available.

Similar Jobs

Experienced automotive manufacturing engineer needed to translate real-world final-assembly shop-floor expertise into product requirements, workflows, and documentation for an AI-driven assembly planning platform.

Photo of the Rise User
AECOM Hybrid Sacramento, CA
Posted 19 hours ago

AECOM seeks experienced Project Engineers to provide design review, field engineering, and construction coordination for the California High‑Speed Rail program, starting in Sacramento and relocating to Fresno.

Photo of the Rise User
AECOM Hybrid Dallas , TX, United States
Posted 19 hours ago

AECOM is hiring a Hydromechanical Engineer to design and deliver large-scale mechanical systems for water infrastructure projects across the United States.

Photo of the Rise User

Support and maintain Intuitive’s surgical systems in the Dallas area by performing installation, diagnostics, repairs, and customer training on a weekend-focused field service shift.

Inversion Hybrid Playa Vista, California, United States
Posted 13 hours ago

Tooling Engineer II to own design and fabrication of assembly, transport, inspection, and TPS tooling for flight hardware at a fast-paced Playa Vista aerospace startup.

Amat Hybrid Santa Clara,CA
Posted 9 hours ago

Applied Materials is hiring a Process Engineer IV to lead complex process development, hardware characterization, and troubleshooting for semiconductor and display products in Santa Clara.

Photo of the Rise User
KBR Hybrid Greenbelt, Maryland
Posted 20 hours ago

Technical Team Lead for KBR’s Greenbelt I&T facility responsible for hands-on supervision and execution of hardware integration, test, and verification activities.

Photo of the Rise User

Notre Dame is hiring a Nanofabrication Engineering Specialist to operate, maintain, and develop cleanroom processes while training and consulting with academic and external users.

Stealth-mode battery startup seeks a hands-on Process Development Engineering Intern to help scale lithium‑ion cell manufacturing from prototype to production.

Photo of the Rise User

Lead the development and qualification of GaN MOCVD epitaxy processes at GlobalFoundries' Fab9 to advance power, RF, and analog semiconductor technologies.

Oregon Hybrid Salem | ODOT | TLC Building
Posted 18 hours ago

Lead ODOT’s Bridge Preservation Unit to develop policy, direct statewide preservation programs, and manage staff and resources to keep Oregon’s bridges safe and functional.

Photo of the Rise User

Experienced voice communications engineer needed to design, integrate, and sustain analog and digital voice systems for NASA operations at Kennedy Space Center.

Photo of the Rise User

Crusoe is hiring a Staff Commissioning Engineer (Mechanical) to lead and execute mechanical commissioning across Abilene data center builds, managing third-party Cx agents, factory testing, and turnover to operations.

MATCH
Calculating your matching score...
FUNDING
DEPARTMENTS
SENIORITY LEVEL REQUIREMENT
TEAM SIZE
No info
HQ LOCATION
No info
EMPLOYMENT TYPE
Full-time, hybrid
DATE POSTED
April 2, 2026
Risa star 🔮 Hi, I'm Risa! Your AI
Career Copilot
Want to see a list of jobs tailored to
you, just ask me below!